Implement program memory
This commit is contained in:
parent
d27378e58f
commit
180caa0b3c
|
@ -60,6 +60,16 @@ architecture arch of bfpu is
|
||||||
);
|
);
|
||||||
end component;
|
end component;
|
||||||
|
|
||||||
|
component program_counter
|
||||||
|
port(
|
||||||
|
clk : in std_logic;
|
||||||
|
enable : in std_logic;
|
||||||
|
jmp : in std_logic;
|
||||||
|
pc_in : in std_logic_vector(7 downto 0);
|
||||||
|
pc_out : out std_logic_vector(7 downto 0)
|
||||||
|
);
|
||||||
|
end component;
|
||||||
|
|
||||||
signal s_clk : std_logic;
|
signal s_clk : std_logic;
|
||||||
signal s_instrAddr : std_logic_vector(7 downto 0);
|
signal s_instrAddr : std_logic_vector(7 downto 0);
|
||||||
signal s_instruction : std_logic_vector(2 downto 0);
|
signal s_instruction : std_logic_vector(2 downto 0);
|
||||||
|
@ -72,6 +82,10 @@ architecture arch of bfpu is
|
||||||
signal s_enable_cells : std_logic;
|
signal s_enable_cells : std_logic;
|
||||||
signal s_enable_ptr : std_logic;
|
signal s_enable_ptr : std_logic;
|
||||||
|
|
||||||
|
signal s_enable_pc : std_logic;
|
||||||
|
signal s_jmp_pc : std_logic;
|
||||||
|
signal s_jmp_addr_pc : std_logic_vector(7 downto 0);
|
||||||
|
|
||||||
begin
|
begin
|
||||||
|
|
||||||
s_clk <= clk;
|
s_clk <= clk;
|
||||||
|
@ -114,4 +128,13 @@ begin
|
||||||
old_cell => s_cell_out
|
old_cell => s_cell_out
|
||||||
);
|
);
|
||||||
|
|
||||||
|
pc : program_counter
|
||||||
|
port map(
|
||||||
|
clk => s_clk,
|
||||||
|
enable => s_enable_pc,
|
||||||
|
jmp => s_jmp_pc,
|
||||||
|
pc_in => s_jmp_addr_pc,
|
||||||
|
pc_out => s_instrAddr
|
||||||
|
);
|
||||||
|
|
||||||
end arch;
|
end arch;
|
||||||
|
|
|
@ -0,0 +1,40 @@
|
||||||
|
-- programCounter.vhd
|
||||||
|
-- Created on: Di 26. Sep 12:45:10 CEST 2023
|
||||||
|
-- Author(s): Yannick Reiß
|
||||||
|
-- Content: Set and store program counter only. Logic entirely in branch!
|
||||||
|
library ieee;
|
||||||
|
use ieee.std_logic_1164.all;
|
||||||
|
use ieee.numeric_std.all;
|
||||||
|
|
||||||
|
-- Entity program_counter: set/store pc
|
||||||
|
entity program_counter is
|
||||||
|
port(
|
||||||
|
clk : in std_logic;
|
||||||
|
enable : in std_logic;
|
||||||
|
jmp : in std_logic;
|
||||||
|
pc_in : in std_logic_vector(7 downto 0);
|
||||||
|
pc_out : out std_logic_vector(7 downto 0)
|
||||||
|
);
|
||||||
|
end program_counter;
|
||||||
|
|
||||||
|
-- Architecture pc of program_counter:
|
||||||
|
architecture pc of program_counter is
|
||||||
|
signal pc_intern : std_logic_vector(7 downto 0) := (others => '0');
|
||||||
|
begin
|
||||||
|
|
||||||
|
-- Process count
|
||||||
|
count : process (clk, enable, jmp) -- runs only, when clk, enable, jmp changed
|
||||||
|
begin
|
||||||
|
if rising_edge(clk) and enable = '1' then
|
||||||
|
if jmp = '1' then
|
||||||
|
pc_intern <= pc_in;
|
||||||
|
else
|
||||||
|
pc_intern <= std_logic_vector(unsigned(pc_intern) + 1);
|
||||||
|
end if;
|
||||||
|
end if;
|
||||||
|
end process;
|
||||||
|
|
||||||
|
|
||||||
|
pc_out <= pc_intern;
|
||||||
|
|
||||||
|
end pc;
|
Loading…
Reference in New Issue