test / test (push) Failing after 33s
Details
docs / docs (push) Failing after 2m9s
Details
gds / gds (push) Failing after 1m15s
Details
gds / viewer (push) Has been skipped
Details
gds / gl_test (push) Failing after 2m6s
Details
gds / precheck (push) Failing after 5m19s
Details
|
||
---|---|---|
.github/workflows | ||
docs | ||
src | ||
test | ||
.gitignore | ||
LICENSE | ||
README.md | ||
info.yaml |
README.md
Testrepository, does the flow work in gitea too?
Tiny Tapeout Verilog Project Template
What is Tiny Tapeout?
TinyTapeout is an educational project that aims to make it easier and cheaper than ever to get your digital designs manufactured on a real chip.
To learn more and get started, visit https://tinytapeout.com.
Verilog Projects
- Add your Verilog files to the
src
folder. - Edit the info.yaml and update information about your project, paying special attention to the
source_files
andtop_module
properties. If you are upgrading an existing Tiny Tapeout project, check out our online info.yaml migration tool. - Edit docs/info.md and add a description of your project.
- Optionally, add a testbench to the
test
folder. See test/README.md for more information.
The GitHub action will automatically build the ASIC files using OpenLane.
Enable GitHub actions to build the results page
Resources
- FAQ
- Digital design lessons
- Learn how semiconductors work
- Join the community
- Build your design locally
What next?
- Submit your design to the next shuttle.
- Edit this README and explain your design, how it works, and how to test it.
- Share your project on your social network of choice:
- LinkedIn #tinytapeout @TinyTapeout
- Mastodon #tinytapeout @matthewvenn
- X (formerly Twitter) #tinytapeout @matthewvenn